https://koha.ing.unlp.edu.ar/logo-sii.jpg
Imagen de Google Jackets

Reliability of High Mobility SiGe Channel MOSFETs for Future CMOS Applications [libro electrónico] / by Jacopo Franco, Ben Kaczer, Guido Groeseneken.

Por: Colaborador(es): Tipo de material: TextoTextoSeries Detalles de publicación: Dordrecht : Springer Netherlands : Imprint: Springer, 2014.Descripción: xix, 187 p. : ilTipo de contenido:
  • text
Tipo de medio:
  • computer
Tipo de soporte:
  • online resource
ISBN:
  • 9789400776630
Tema(s): Formatos físicos adicionales: Printed edition:: Sin títuloClasificación LoC:
  • QC610.9-611.8
Recursos en línea:
Contenidos:
1 Introduction -- 2 Degradation mechanisms -- 3 Techniques and devices -- 4 Negative Bias Temperature Instability in (Si)Ge pMOSFETs -- 5 Negative Bias Temperature Instability in nanoscale devices -- 6 Channel Hot Carriers and other reliability mechanisms -- 7 Conclusions and perspectives.
Resumen: Due to the ever increasing electric fields in scaled CMOS devices, reliability is becoming a showstopper for further scaled technology nodes. Although several groups have already demonstrated functional Si channel devices with aggressively scaled Equivalent Oxide Thickness (EOT) down to 5Ã., a 10 year reliable device operation cannot be guaranteed anymore due to severe Negative Bias Temperature Instability. This book focuses on the reliability of the novel (Si)Ge channel quantum well pMOSFET technology. This technology is being considered for possible implementation in next CMOS technology nodes, thanks to its benefit in terms of carrier mobility and device threshold voltage tuning. We observe that it also opens a degree of freedom for device reliability optimization. By properly tuning the device gate stack, sufficiently reliable ultra-thin EOT devices with a 10 years lifetime at operating conditions are demonstrated. The extensive experimental datasets collected on a variety of processed 300mm wafers and presented here show the reliability improvement to be process- and architecture-independent and, as such, readily transferable to advanced device architectures as Tri-Gate (finFET) devices. We propose a physical model to understand the intrinsically superior reliability of the MOS system consisting of a Ge-based channel and a SiO2/HfO2 dielectric stack. The improved reliability properties here discussed strongly support (Si)Ge technology as a clear frontrunner for future CMOS technology nodes.
Tipo de ítem: Libro electrónico Lista(s) en las que aparece este ítem: Ebooks
Valoración
    Valoración media: 0.0 (0 votos)
No hay ítems correspondientes a este registro

1 Introduction -- 2 Degradation mechanisms -- 3 Techniques and devices -- 4 Negative Bias Temperature Instability in (Si)Ge pMOSFETs -- 5 Negative Bias Temperature Instability in nanoscale devices -- 6 Channel Hot Carriers and other reliability mechanisms -- 7 Conclusions and perspectives.

Due to the ever increasing electric fields in scaled CMOS devices, reliability is becoming a showstopper for further scaled technology nodes. Although several groups have already demonstrated functional Si channel devices with aggressively scaled Equivalent Oxide Thickness (EOT) down to 5Ã., a 10 year reliable device operation cannot be guaranteed anymore due to severe Negative Bias Temperature Instability. This book focuses on the reliability of the novel (Si)Ge channel quantum well pMOSFET technology. This technology is being considered for possible implementation in next CMOS technology nodes, thanks to its benefit in terms of carrier mobility and device threshold voltage tuning. We observe that it also opens a degree of freedom for device reliability optimization. By properly tuning the device gate stack, sufficiently reliable ultra-thin EOT devices with a 10 years lifetime at operating conditions are demonstrated. The extensive experimental datasets collected on a variety of processed 300mm wafers and presented here show the reliability improvement to be process- and architecture-independent and, as such, readily transferable to advanced device architectures as Tri-Gate (finFET) devices. We propose a physical model to understand the intrinsically superior reliability of the MOS system consisting of a Ge-based channel and a SiO2/HfO2 dielectric stack. The improved reliability properties here discussed strongly support (Si)Ge technology as a clear frontrunner for future CMOS technology nodes.

No hay comentarios en este titulo.

para colocar un comentario.
BIBLIOTECA CENTRAL
    Calle 115 y 47 - (CP1900) La Plata
    Tel: (0221) 423-6689  int 118 -
    Email: bibcentral@ing.unlp.edu.ar
    Horario de atención: Lunes a Viernes de 8 a 19 hs..
    +54 2215900419

Con tecnología Koha