https://koha.ing.unlp.edu.ar/logo-sii.jpg
Imagen de Google Jackets

Exploring Memory Hierarchy Design with Emerging Memory Technologies [libro electrónico] / by Guangyu Sun.

Por: Tipo de material: TextoTextoSeries Detalles de publicación: Cham : Springer International Publishing : Imprint: Springer, 2014.Descripción: vii, 122 p. : ilTipo de contenido:
  • text
Tipo de medio:
  • computer
Tipo de soporte:
  • online resource
ISBN:
  • 9783319006819
Tema(s): Formatos físicos adicionales: Printed edition:: Sin títuloClasificación LoC:
  • TK7888.4
Recursos en línea:
Contenidos:
Introduction -- Replacing Different Levels of the Memory Hierarchy with NVMs -- Moguls: a Model to Explore the Memory Hierarchy for Throughput Computing -- Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Non-Volatile Memory.
Resumen: This book equips readers with tools for computer architecture of high performance, low power, and high reliability memory hierarchy in computer systems based on emerging memory technologies, such as STTRAM, PCM, FBDRAM, etc.  The techniques described offer advantages of high density, near-zero static power, and immunity to soft errors, which have the potential of overcoming the â_omemory wall.â__  The authors discuss memory design from various perspectives: emerging memory technologies are employed in the memory hierarchy with novel architecture modification;  hybrid memory structure is introduced to leverage advantages from multiple memory technologies; an analytical model named â_oMogulsâ__ is introduced to explore quantitatively the optimization design of a memory hierarchy; finally, the vulnerability of the CMPs to radiation-based soft errors is improved by replacing different levels of on-chip memory with STT-RAMs.   ·         Provides a holistic study of using emerging memory technologies in different levels of the memory hierarchy; ·         Equips readers with techniques for memory design with improved performance, energy consumption, and reliability; ·         Includes coverage of all memory levels, ranging from cache to storage; ·         Explains how to choose the proper memory technologies in different levels of the memory hierarchy.
Tipo de ítem: Libro electrónico Lista(s) en las que aparece este ítem: Ebooks
Valoración
    Valoración media: 0.0 (0 votos)
No hay ítems correspondientes a este registro

Introduction -- Replacing Different Levels of the Memory Hierarchy with NVMs -- Moguls: a Model to Explore the Memory Hierarchy for Throughput Computing -- Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Non-Volatile Memory.

This book equips readers with tools for computer architecture of high performance, low power, and high reliability memory hierarchy in computer systems based on emerging memory technologies, such as STTRAM, PCM, FBDRAM, etc.  The techniques described offer advantages of high density, near-zero static power, and immunity to soft errors, which have the potential of overcoming the â_omemory wall.â__  The authors discuss memory design from various perspectives: emerging memory technologies are employed in the memory hierarchy with novel architecture modification;  hybrid memory structure is introduced to leverage advantages from multiple memory technologies; an analytical model named â_oMogulsâ__ is introduced to explore quantitatively the optimization design of a memory hierarchy; finally, the vulnerability of the CMPs to radiation-based soft errors is improved by replacing different levels of on-chip memory with STT-RAMs.   ·         Provides a holistic study of using emerging memory technologies in different levels of the memory hierarchy; ·         Equips readers with techniques for memory design with improved performance, energy consumption, and reliability; ·         Includes coverage of all memory levels, ranging from cache to storage; ·         Explains how to choose the proper memory technologies in different levels of the memory hierarchy.

No hay comentarios en este titulo.

para colocar un comentario.
BIBLIOTECA CENTRAL
    Calle 115 y 47 - (CP1900) La Plata
    Tel: (0221) 423-6689  int 118 -
    Email: bibcentral@ing.unlp.edu.ar
    Horario de atención: Lunes a Viernes de 8 a 19 hs..
    +54 2215900419

Con tecnología Koha