https://koha.ing.unlp.edu.ar/logo-sii.jpg
Imagen de Google Jackets

Source-Synchronous Networks-On-Chip [libro electrónico] : ; Circuit and Architectural Interconnect Modeling / by Ayan Mandal, Sunil P. Khatri, Rabi Mahapatra.

Por: Colaborador(es): Tipo de material: TextoTextoDetalles de publicación: New York, NY : Springer New York : Imprint: Springer, 2014.Descripción: xiii, 143 p. : ilTipo de contenido:
  • text
Tipo de medio:
  • computer
Tipo de soporte:
  • online resource
ISBN:
  • 9781461494058
Tema(s): Formatos físicos adicionales: Printed edition:: Sin títuloClasificación LoC:
  • TK7888.4
Recursos en línea:
Contenidos:
Introduction -- Clock Distribution for fast Networks-on-Chip -- Fast Network-on-Chip Design -- Fast On-Chip Data transfer using Sinusoid Signals -- Conclusion and Future Work.
Resumen: This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks.  The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized.  Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.   â_¢Â Describes novel methods for high-speed network-on-chip (NoC) design; â_¢Â Enables readers to understand NoC design from both circuit and architectural levels; â_¢Â Provides circuit-level details of the NoC (including clocking, router design), along with a high-speed, resonant clocking style which is used in the NoC; â_¢Â Includes architectural simulations of the NoC, demonstrating significantly superior performance over the state-of-the-art.
Tipo de ítem: Libro electrónico Lista(s) en las que aparece este ítem: Ebooks
Valoración
    Valoración media: 0.0 (0 votos)
No hay ítems correspondientes a este registro

Introduction -- Clock Distribution for fast Networks-on-Chip -- Fast Network-on-Chip Design -- Fast On-Chip Data transfer using Sinusoid Signals -- Conclusion and Future Work.

This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks.  The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized.  Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.   â_¢Â Describes novel methods for high-speed network-on-chip (NoC) design; â_¢Â Enables readers to understand NoC design from both circuit and architectural levels; â_¢Â Provides circuit-level details of the NoC (including clocking, router design), along with a high-speed, resonant clocking style which is used in the NoC; â_¢Â Includes architectural simulations of the NoC, demonstrating significantly superior performance over the state-of-the-art.

No hay comentarios en este titulo.

para colocar un comentario.
BIBLIOTECA CENTRAL
    Calle 115 y 47 - (CP1900) La Plata
    Tel: (0221) 423-6689  int 118 -
    Email: bibcentral@ing.unlp.edu.ar
    Horario de atención: Lunes a Viernes de 8 a 19 hs..
    +54 2215900419

Con tecnología Koha